关注
Qilin Zheng
Qilin Zheng
在 duke.edu 的电子邮件经过验证
标题
引用次数
引用次数
年份
Diana: An end-to-end energy-efficient digital and analog hybrid neural network soc
K Ueyoshi, IA Papistas, P Houshmand, GM Sarda, V Jain, M Shi, Q Zheng, ...
2022 IEEE International Solid-State Circuits Conference (ISSCC) 65, 1-3, 2022
492022
Artificial Neural Network Based on Doped HfO2 Ferroelectric Capacitors With Multilevel Characteristics
Q Zheng, Z Wang, N Gong, Z Yu, C Chen, Y Cai, Q Huang, H Jiang, Q Xia, ...
IEEE Electron Device Letters 40 (8), 1309-1312, 2019
482019
Lattice: An ADC/DAC-less ReRAM-based processing-in-memory architecture for accelerating deep convolution neural networks
Q Zheng, Z Wang, Z Feng, B Yan, Y Cai, R Huang, Y Chen, CL Yang, ...
2020 57th ACM/IEEE Design Automation Conference (DAC), 1-6, 2020
352020
Diana: An end-to-end hybrid digital and analog neural network soc for the edge
P Houshmand, GM Sarda, V Jain, K Ueyoshi, IA Papistas, M Shi, Q Zheng, ...
IEEE Journal of Solid-State Circuits 58 (1), 203-215, 2022
292022
Self-activation neural network based on self-selective memory device with rectified multilevel states
Z Wang, Q Zheng, J Kang, Z Yu, G Zhong, Y Ling, L Bao, S Bao, G Bai, ...
IEEE Transactions on Electron Devices 67 (10), 4166-4171, 2020
252020
MobiLatice: a depth-wise DCNN accelerator with hybrid digital/analog nonvolatile processing-in-memory block
Q Zheng, X Li, Z Wang, G Sun, Y Cai, R Huang, Y Chen, H Li
Proceedings of the 39th International Conference on Computer-Aided Design, 1-9, 2020
182020
Processing-in-memory technology for machine learning: From basic to asic
B Taylor, Q Zheng, Z Li, S Li, Y Chen
IEEE Transactions on Circuits and Systems II: Express Briefs 69 (6), 2598-2603, 2022
62022
PIMulator-NN: An event-driven, cross-level simulation framework for processing-in-memory-based neural network accelerators
Q Zheng, X Li, Y Guan, Z Wang, Y Cai, Y Chen, G Sun, R Huang
IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2022
62022
A RRAM based max-pooling scheme for convolutional neural network
Y Ling, Z Wang, Y Yang, Z Yu, Q Zheng, Y Qin, Y Cai, R Huang
2021 5th IEEE Electron Devices Technology & Manufacturing Conference (EDTM), 1-3, 2021
52021
Apparatus and method for matrix multiplication using processing-in-memory
Q Zheng
US Patent 11,822,617, 2023
42023
Enhance the robustness to time dependent variability of ReRAM-based neuromorphic computing systems with regularization and 2R synapse
Q Zheng, J Kang, Z Wang, Y Cai, R Huang, B Li, Y Chen, H Li
2019 IEEE International Symposium on Circuits and Systems (ISCAS), 1-5, 2019
42019
ASTERS: adaptable threshold spike-timing neuromorphic design with twin-column ReRAM synapses
Z Li, Q Zheng, B Yan, R Huang, B Li, Y Chen
Proceedings of the 59th ACM/IEEE Design Automation Conference, 1099-1104, 2022
32022
Improving the robustness and efficiency of PIM-based architecture by SW/HW co-design
X Yang, S Li, Q Zheng, Y Chen
Proceedings of the 28th Asia and South Pacific Design Automation Conference …, 2023
22023
Accelerating Sparse Attention with a Reconfigurable Non-volatile Processing-In-Memory Architecture
Q Zheng, S Li, Y Wang, Z Li, Y Chen, HH Li
2023 60th ACM/IEEE Design Automation Conference (DAC), 1-6, 2023
12023
Spikesen: Low-latency in-sensor-intelligence design with neuromorphic spiking neurons
Z Li, Q Zheng, Y Chen, H Li
IEEE Transactions on Circuits and Systems II: Express Briefs, 2023
12023
Experimental demonstration of high-order in-memory computing based on IGZO charge trapping RAM array for polynomial regression acceleration
L Bao, Z Wang, Y Shi, Y Ling, Y Yang, L Shan, SB Sin, C Wang, Q Zheng, ...
2022 International Electron Devices Meeting (IEDM), 2.3. 1-2.3. 4, 2022
12022
In-Storage Acceleration of Graph-Traversal-Based Approximate Nearest Neighbor Search
Y Wang, S Li, Q Zheng, L Song, Z Li, A Chang, H Li, Y Chen
arXiv preprint arXiv:2312.03141, 2023
2023
Device-Architecture Co-optimization for RRAM-based In-memory Computing
Y Cai, Y Gao, Z Wang, L Bao, L Liang, Q Zheng, C Wang, R Huang
2023 IEEE 15th International Conference on ASIC (ASICON), 1-4, 2023
2023
Apparatus and method for matrix multiplication using processing-in-memory
Q Zheng
US Patent 11,797,643, 2023
2023
Block-Wise Mixed-Precision Quantization: Enabling High Efficiency for Practical ReRAM-based DNN Accelerators
X Wu, E Hanson, N Wang, Q Zheng, X Yang, H Yang, S Li, F Cheng, ...
arXiv preprint arXiv:2310.12182, 2023
2023
系统目前无法执行此操作,请稍后再试。
文章 1–20