Reduced overhead gate level logic encryption K Juretus, I Savidis Proceedings of the 26th edition on Great Lakes Symposium on VLSI, 15-20, 2016 | 40 | 2016 |
Reducing logic encryption overhead through gate level key insertion K Juretus, I Savidis 2016 IEEE International Symposium on Circuits and Systems (ISCAS), 1714-1717, 2016 | 31 | 2016 |
Lightweight hardware implementation of binary ring-LWE PQC accelerator BJ Lucas, A Alwan, M Murzello, Y Tu, P He, AJ Schwartz, D Guevara, ... IEEE Computer Architecture Letters 21 (1), 17-20, 2022 | 24 | 2022 |
Securing analog mixed-signal integrated circuits through shared dependencies K Juretus, V Venugopal Rao, I Savidis Proceedings of the 2019 on Great Lakes Symposium on VLSI, 483-488, 2019 | 18 | 2019 |
Time domain sequential locking for increased security K Juretus, I Savidis 2018 IEEE International Symposium on Circuits and Systems (ISCAS), 1-5, 2018 | 18 | 2018 |
Physical layer encryption for wireless OFDM communication systems M Jacovic, K Juretus, N Kandasamy, I Savidis, KR Dandekar Journal of Hardware and Systems Security 4 (3), 230-245, 2020 | 15 | 2020 |
Increasing the SAT attack resiliency of in-cone logic locking K Juretus, I Savidis 2019 IEEE International Symposium on Circuits and Systems (ISCAS), 1-5, 2019 | 14 | 2019 |
Synthesis of hidden state transitions for sequential logic locking K Juretus, I Savidis IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2020 | 12 | 2020 |
Increased output corruption and structural attack resilience for SAT attack secure logic locking K Juretus, I Savidis IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2020 | 11 | 2020 |
Importance of multi-parameter SAT attack exploration for integrated circuit security K Juretus, I Savidis 2018 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS), 366-369, 2018 | 10 | 2018 |
Physical gate based preamble obfuscation for securing wireless communication J Chacko, K Juretus, M Jacovic, C Sahin, N Kandasamy, I Savidis, ... 2017 International Conference on Computing, Networking and Communications …, 2017 | 10 | 2017 |
Security vulnerabilities of obfuscated analog circuits VV Rao, K Juretus, I Savidis 2020 IEEE International Symposium on Circuits and Systems (ISCAS), 1-5, 2020 | 9 | 2020 |
Characterization of in-cone logic locking resiliency against the SAT attack K Juretus, I Savidis IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2019 | 9 | 2019 |
Deep learning sparse array design using binary switching configurations SA Hamza, K Juretus, MG Amin, F Ahmad ICASSP 2023-2023 IEEE International Conference on Acoustics, Speech and …, 2023 | 4 | 2023 |
Enhanced circuit security through hidden state transitions K Juretus, I Savidis Government Microcircuit Applications & Critical Technology Conference …, 2018 | 4 | 2018 |
Securing analog mixed-signal integrated circuits through shared dependencies I Savidis, VV Rao, KJ Juretus US Patent 11,270,031, 2022 | 3 | 2022 |
Reducing logic locking key leakage through the scan chain K Juretus, I Savidis 2020 IEEE International Symposium on Circuits and Systems (ISCAS), 1-5, 2020 | 3 | 2020 |
Securing wireless communication via hardware-based packet obfuscation J Chacko, K Juretus, M Jacovic, C Sahin, N Kandasamy, I Savidis, ... Journal of Hardware and Systems Security 3, 261-272, 2019 | 3 | 2019 |
Machine Learning on the Thermal Side-Channel: Analysis of Accelerator-Rich Architectures D Werner, K Juretus, I Savidis, M Hempstead 2018 IEEE 36th International Conference on Computer Design (ICCD), 83-91, 2018 | 3 | 2018 |
Systems and methods for thermal side-channel analysis and malware detection M Hempstead, D Werner, E Miller, K Juretus, I Savadis US Patent 11,880,463, 2024 | 1 | 2024 |