Follow
Mubin Ul Haque
Mubin Ul Haque
PhD Student, University of Adelaide, Lecturer (on Study Leave), University of Dhaka
Verified email at cse.du.ac.bd - Homepage
Title
Cited by
Cited by
Year
" I think this is the most disruptive technology": Exploring Sentiments of ChatGPT Early Adopters using Twitter Data
MU Haque, I Dharmadasa, ZT Sworna, RN Rajapakse, H Ahmad
arXiv preprint arXiv:2212.05856, 2022
2462022
Challenges in docker development: A large-scale study using stack overflow
MU Haque, LH Iwaya, MA Babar
Proceedings of the 14th ACM/IEEE International Symposium on Empirical …, 2020
592020
Kgsecconfig: a knowledge graph based approach for secured container orchestrator configuration
MU Haque, MM Kholoosi, MA Babar
2022 IEEE International Conference on Software Analysis, Evolution and …, 2022
142022
An improved design of a reversible fault tolerant lut-based fpga
MU Haque, ZT Sworna, HMH Babu
2016 29th International Conference on VLSI Design and 2016 15th …, 2016
132016
Well begun is half done: An empirical study of exploitability & impact of base-image vulnerabilities
MU Haque, MA Babar
2022 IEEE International Conference on Software Analysis, Evolution and …, 2022
112022
Low‐power and area efficient binary coded decimal adder design using a look up table‐based field programmable gate array
ZT Sworna, M UlHaque, N Tara, HM Hasan Babu, AK Biswas
IET Circuits, Devices & Systems 10 (3), 163-172, 2016
112016
A fast fpga-based bcd adder
M Ul Haque, ZT Sworna, HM Hasan Babu, AK Biswas
Circuits, Systems, and Signal Processing 37, 4384-4408, 2018
102018
” i think this is the most disruptive technology”: Exploring sentiments of chatgpt early adopters using twitter data,” 2022
MU Haque, I Dharmadasa, ZT Sworna, RN Rajapakse, H Ahmad
arXiv preprint arXiv:2212.05856, 0
9
A LUT-based matrix multiplication using neural networks
ZT Sworna, MU Haque, HMH Babu
2016 IEEE International Symposium on Circuits and Systems (ISCAS), 1982-1985, 2016
62016
High-speed and area-efficient LUT-based BCD multiplier design
ZT Sworna, MUI Haque, DM Anisuzzaman
2018 IEEE International WIE Conference on Electrical and Computer …, 2018
42018
An Efficient Design of an FPGA-Based Multiplier Using LUT Merging Theorem
ZT Sworna, MU Haque, HMH Babu, L Jamal, AK Biswas
2017 IEEE Computer Society Annual Symposium on VLSI (ISVLSI), 116-121, 2017
42017
Pathoepidemiology of cervical cancer in national institute of cancer research and hospital of Bangladesh.
S Jabeen, MJ Islam, MH Talukder, ASM Nurunnabi, M Haque
Journal of Dhaka Medical College 23 (2), 2014
42014
A fast and compact binary to BCD converter circuit
N Hossain, N Hossain, ZT Sworna, MU Haque
2019 IEEE international WIE conference on electrical and computer …, 2019
32019
An FPGA-based divider circuit using simulated annealing algorithm
ZT Sworna, MU Haque, S Rahman
2018 18th International Symposium on Communications and Information …, 2018
32018
A cost-efficient look-up table based binary coded decimal adder design
ZT Sworna, MU Haque, HMH Babu, L Jamal
arXiv preprint arXiv:2203.09665, 2022
12022
A compact quantum cost-efficient design of a reversible binary counter
MU Haque, ZT Sworna, S Afrin, FS Shan
2019 IEEE International WIE Conference on Electrical and Computer …, 2019
12019
A Study on Early & Non-Intrusive Security Assessment for Container Images.
MU Haque, MA Babar
ENASE, 640-647, 2023
2023
Efficient Design of a Reversible Sorting Circuit
MA Brishty, MR Talukder, FS Shan, SA Mim, MU Haque, ZT Sworna
2019 2nd International Conference on Innovation in Engineering and …, 2019
2019
ISVLSI 2017 Additional Reviewers
A Srivastava, A Singh, A Ilic, A Barteau, A Dantas, B Ege, ...
Efficient Design of a Reversible Sorting Circuit in Nanotechnology
MA Brishty, MR Talukder, FS Shan, SA Mim, MU Haque, ZT Sworna
The system can't perform the operation now. Try again later.
Articles 1–20